Triple-Speed Ethernet IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813669
Date 10/24/2025
Public
Document Table of Contents

6.1.4.3. GTS Reset Sequencer Signals

Table 73.  GTS Reset Sequencer Signals
Name I/O Description
o_src_rs_req O Request to GTS Reset Sequencer from Triple-Speed Ethernet IP.
i_src_rs_grant I Grant from GTS Reset Sequencer to Triple-Speed Ethernet IP.
i_pma_cu_clk I To be connected to GTS Reset Sequencer. Runs at 250 MHz frequency.
i_refclk_cmd_bus_in 18 I
To be connected to GTS Reset Sequencer.
  • [7:0] — On command to re-enable corresponding refclk buffer.
  • [9:8] — Reserved.

(Available with Enable Clkrx Recovery Logic parameter.)

o_refclk_status_bus_out 18 O To be connected to GTS Reset Sequencer. refclk status signal from GTS PMA Direct PHY IP. This signal indicates the failure on any of the refclk.
  • [7:0] — Fail status of refclk.
  • [8] — refclk on ack.
  • [9] — Reserved.

(Available with Enable Clkrx Recovery Logic parameter.)

18 Refer to the Input Reference Clock Buffer Protection and Connecting Reference Clock Buffer Status to GTS Reset Sequencer IP in the GTS Transceiver PHY User Guide for more details on the connectivity and functionality.