Triple-Speed Ethernet IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813669
Date 10/24/2025
Public
Document Table of Contents

3.5. PCS/Transceiver Options

The PCS/Transceiver options are enabled only if your IP variation includes the PCS function.
Table 15.  PCS/Transceiver Options Parameters
Name Value Parameter
PCS Options
PHY ID (32 bit) Configures the PHY ID of the PCS block.
Enable SGMII bridge On/Off Turn on this option to add the SGMII clock and rate-adaptation logic to the PCS block. This option allows you to configure the PCS either in SGMII mode or 1000Base-X mode. If your application only requires 1000BASE-X PCS, turning off this option reduces resource usage.
GTS Mono Transceiver Options
Enable GTS transceiver dynamic reconfiguration On/Off

Enables System PLL for dynamic reconfiguration.

Datapath clocking mode PMA/System PLL

Specifies the clock to drive the TX/RX datapath.

Note: System PLL is required for dynamic reconfiguration.
System PLL Frequency
  • 644.53125 MHz
  • 322.26560 MHz
Specifies the frequency for System PLL.
Use HVIO PLL On/Off Enables HVIO PLL to be used instead of SYSPLL in SYSPLL mode.
Enable Clkrx Recovery Logic On/Off Enables ports related to clock recovery to be connected to GTS Reset Sequencer.
Enable PMA Avalon Interface On/Off Enables the Avalon® memory-mapped interface to access the PMA registers and export the transceiver reconfiguration ports.
Enable PHY Debug Master Endpoint  

Option to select/unselect when Direct PHY Avalon® Memory-Mapped Reconfiguration interface parameter (ENABLE PMA Avalon Interface) is enabled

With this selected, Direct PHY register can be accessed through JTAG or the transceiver toolkit (TTK).