Triple-Speed Ethernet IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813669
Date 8/04/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.1.9.1. 1.25 Gbps LVDS Serial Interface

If the variant includes an embedded PMA, the PMA provides a 1.25-GHz serial interface.
Table 90.  1.25 Gbps Interface Signals
Name I/O Description
ref_clk I 125 MHz local reference clock oscillator.
rx_recv_clk_in <n> I Recovered 125 MHz clock from LVDS IP.
rx_recovclkout <n> O LVDS recovered clk_out.
lvds_tx_pll_locked O LVDS transmit PLL locked status.
rxp<_n> I Serial Differential Receive Interface.
rxn<_n> I Serial Differential Receive Interface.
txp<_n> O Serial Differential Transmit Interface.
txn<_n> O Serial Differential Transmit Interface.
lvds_rx_dpa_locked [n-1:0] 18 O Indicates an initial DPA lock condition to the optimum phase after power up or reset.
Note: Connect lvds_rx_dpa_locked to reset of IOPLL generating rx_recv_clk_in.
rx_recv_clk_in_locked_n 18 I Recovered 125 MHz clock locked from the LVDS IP.
18 Only available with PTP enabled.