High Bandwidth Memory (HBM2E) Interface Intel Agilex® 7 M-Series FPGA IP Design Example User Guide
ID
773266
Date
10/02/2023
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. About the High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP Design Example User Guide
2. High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP Design Example Quick Start Guide
3. High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example Description
4. Document Revision History for High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example User Guide
2.1. Creating an Intel® Quartus® Prime Project for Your HBM2E System
2.2. Configuring the High Bandwidth Memory (HBM2E) Interface Intel FPGA IP
2.3. Generating the High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example for Synthesis and Simulation
2.4. Compiling and Programming the Intel Agilex® 7 M-Series High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example
2.5. Simulating the High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP
2.5.1. High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP Example Design For Simulation
2.5.2. Simulating High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP with Synopsys VCS*
2.5.3. Simulating the HBM2E Intel FPGA IP with ModelSim SE
2.5.4. Simulating the HBM2E Intel FPGA IP with Cadence* Xcelium Parallel Simulator
2.5.5. Simulating High Bandwidth Memory (HBM2E) Interface IP Instantiated in Your Project
3.2. Use Cases
This section explains the use cases that the HBM2E IP design example supports.
The HBM2E design example demonstrates two configurations for initiator-to-target NoC mapping: 1 x 1 full address connection, and 16 x 16 full crossbar. You can enable either of these configurations with AXI4-Lite and/or Fabric NoC.
The following table summarizes the supported configurations.
NoC Connectivity | With Fabric NoC | Fabric NoC with Dedicated AXI4-Lite NoC Initiator | AXI4-Lite Support | |
---|---|---|---|---|
Dedicated AXI4-Lite NoC Initiator | Shared NoC Initiator for AXI4 and AXI4-Lite | |||
1 x 1 Full Address Connection | Supported | Supported | Supported | Supported |
16 x 16 Full Crossbar | Supported | Supported | Supported | Supported |
Note: You can only configure the design example with a shared NoC initiator for AXI4-Lite and memory traffic when the NoC initiators and HBM2E channels are all configured in a 256-bit wide data mode.