High Bandwidth Memory (HBM2E) Interface Intel Agilex® 7 M-Series FPGA IP Design Example User Guide
ID
773266
Date
10/02/2023
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. About the High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP Design Example User Guide
2. High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP Design Example Quick Start Guide
3. High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example Description
4. Document Revision History for High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example User Guide
2.1. Creating an Intel® Quartus® Prime Project for Your HBM2E System
2.2. Configuring the High Bandwidth Memory (HBM2E) Interface Intel FPGA IP
2.3. Generating the High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example for Synthesis and Simulation
2.4. Compiling and Programming the Intel Agilex® 7 M-Series High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example
2.5. Simulating the High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP
2.5.1. High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP Example Design For Simulation
2.5.2. Simulating High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP with Synopsys VCS*
2.5.3. Simulating the HBM2E Intel FPGA IP with ModelSim SE
2.5.4. Simulating the HBM2E Intel FPGA IP with Cadence* Xcelium Parallel Simulator
2.5.5. Simulating High Bandwidth Memory (HBM2E) Interface IP Instantiated in Your Project
2. High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP Design Example Quick Start Guide
An automated design example flow is available for the High Bandwidth Memory (HBM2E) Interface Intel FPGA IP. The HBM2E IP can generate design example file sets for synthesis and simulation.
You can use the Example Design tab and the Generate Example Design button in the HBM2E Intel FPGA IP IP Parameter Editor window to specify and generate synthesis and simulation example design file sets with which you can validate your HBM2E IP.
The generated design example reflects the parameterization that you set in the IP Parameter Editor window.
Intel provides a simulation and compilation-only design example that you can use to see the functionality of the IP and estimate the IP core area.
Note: The design example includes all needed NoC components; however, the abstract NoC model used in simulation does not reflect the true HBM2E throughput of Intel Agilex® 7 M-Series devices.
Figure 1. General Design Example Flow
Section Content
Creating an Intel Quartus Prime Project for Your HBM2E System
Configuring the High Bandwidth Memory (HBM2E) Interface Intel FPGA IP
Generating the High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example for Synthesis and Simulation
Compiling and Programming the Intel Agilex 7 M-Series High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example
Simulating the High Bandwidth Memory (HBM2E) Interface Intel FPGA IP