Intel® FPGA AI Suite: PCIe-based Design Example User Guide
ID
768977
Date
12/01/2023
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Intel® FPGA AI Suite PCIe-based Design Example User Guide
2. About the PCIe* -based Design Example
3. Getting Started with the Intel® FPGA AI Suite PCIe* -based Design Example
4. Building the Intel® FPGA AI Suite Runtime
5. Running the Design Example Demonstration Applications
6. Design Example Components
7. Design Example System Architecture for the Intel PAC with Intel® Arria® 10 GX FPGA
A. Intel® FPGA AI Suite PCIe-based Design Example User Guide Archives
B. Intel® FPGA AI Suite PCIe-based Design Example User Guide Document Revision History
5.1. Exporting Trained Graphs from Source Frameworks
5.2. Compiling Exported Graphs Through the Intel FPGA AI Suite
5.3. Compiling the PCIe* -based Example Design
5.4. Programming the FPGA Device ( Intel® Arria® 10)
5.5. Programming the FPGA Device ( Intel Agilex® 7)
5.6. Performing Accelerated Inference with the dla_benchmark Application
5.7. Running the Ported OpenVINO™ Demonstration Applications
4. Building the Intel® FPGA AI Suite Runtime
The Intel® FPGA AI Suite PCIe* -based Design Example runtime directory contains the source code for the OpenVINO™ plugins, the lower-level MMD layer that interacts with the OPAE drivers, and customized versions of the following OpenVINO™ programs:
- dla_benchmark
- classification_sample_async
- object_detection_demo_yolov3_async
- segmentation_demo
The CMake tool manages the overall build flow to build the Intel® FPGA AI Suite runtime plugin.