Ashling* RiscFree* Integrated Development Environment (IDE) for Intel® FPGAs User Guide
ID
730783
Date
4/10/2023
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. About the RiscFree* IDE
2. Installation and Setup
3. Getting Started with RiscFree* IDE
4. Debug Setup for Nios® V Processor System
5. Debug Setup for Arm* Hard Processor System
6. Debugging with RiscFree* IDE
7. Ashling RiscFree* Integrated Development Environment (IDE) for Intel® FPGAs User Guide Archives
8. Document Revision History for the Ashling RiscFree* Integrated Development Environment (IDE) for Intel® FPGAs User Guide
A. Appendix
6.2. Processor System Debug
This section is a generic debugging section where the debugging steps are the same for Nios® V processor and Arm* HPS debugging.
Follow the guidelines in this section to start debugging the program using GUI or the GDB console after completing the steps from the following sections:
- Setting Debug Configurations and Downloading Nios® V Processor Project Using RiscFree* IDE
- Setting Debug Configurations and Downloading Arm* HPS Project Using RiscFree* IDE