F-Tile 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide
ID
720989
Date
11/29/2023
Public
1. About the F-Tile 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide
2. 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP Overview
3. Getting Started
4. Functional Description
5. 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP Parameters
6. Interface Signals
7. Configuration Registers
8. F-Tile 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide Archive
9. Document Revision History for the F-Tile 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide
3.1. Introduction to Intel® FPGA IP
3.2. Installing and Licensing Intel® FPGA IPs
3.3. Specifying the IP Core Parameters and Options
3.4. Generated File Structure
3.5. Simulating Intel® FPGA IPs
3.6. Upgrading the 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP Core
3.7. Integrating Your IP Core in Your Design
6.2. Reset Signals
Signal Name | Direction | Width | Description |
---|---|---|---|
reset | Input | 1 | Active-high global reset. Assert this signal to trigger an asynchronous global reset. |
tx_digitalreset | Input | 1 | Active-high signal. When asserted, triggers an asynchronous reset to the digital logic on the TX path. |
rx_digitalreset | Input | 1 | Active-high signal. When asserted, triggers an asynchronous reset to the digital logic on the RX path. |
i_reconfig_reset | Input | 1 | Active-high reconfiguration reset signal. Reset the entire reconfiguration clock domain, including the soft registers (CSRs). You must assert this reset after power-on or during the configuration. The i_reconfig_clk signal must be stable before deasserting this reset. |
i_rst_n | Input | 1 | Active-low asynchronous reset signal. Do not deassert until o_rst_ack_n deasserts.
This reset leads to assertion of the o_rst_ack_n output signal. |
o_rst_ack_n | Output | 1 | Active-low asynchronous acknowledgment signal for the i_rst_n reset. Do not deassert the i_rst_n reset until the o_rst_ack_n asserts. |
i_tx_rst_n | Input | 1 | Active-low asynchronous reset signal. Resets the entire TX datapath, including the TX PCS, TX PMA, and TX EMIB. Do not deassert until the o_tx_rst_ack_n asserts. |
o_tx_rst_ack_n | Output | 1 | Active-low asynchronous acknowledgment signal for the i_tx_rst_n reset. Do not deassert the i_tx_rst_n reset until o_tx_rst_ack_n asserts. |
i_rx_rst_n | Input | 1 | Active-low asynchronous reset signal. Resets the entire RX datapath, including the RX PCS, RX PMA, and RX EMIB. Do not deassert until o_rx_rst_ack_n asserts. |
o_rx_rst_ack_n | Output | 1 | Active-low asynchronous acknowledgment signal for the i_rx_rst_n reset. Do not deassert the i_rx_rst_n reset until o_rx_rst_ack_n asserts. |