F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP Design Example User Guide

ID 720987
Date 1/24/2025
Public
Document Table of Contents

3.2. Hardware and Software Requirements

Altera uses the following hardware and software to test the design example in a Linux system:

  • Quartus® Prime Pro Edition software
  • ModelSim* -AE, ModelSim* -SE, VCS, and Xcelium* simulators
  • VCS simulator
  • For hardware testing:
    • Agilex™ 7 FPGA I-Series Transceiver-SoC Development Kit (Production 1 4x F-Tile) (AGIB027R31B1E1V)
    • QSFP-DD Loopback Module connected to J27(QSFP-DD Connector)
    • Amphenol QSFP-DD 400G LOOPBACK ADAPTER MODULE 0dB (SF-NLNAMB0001-0001)