F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP Design Example User Guide
ID
720987
Date
1/24/2025
Public
1. About the F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP Design Example User Guide
2. Quick Start Guide
3. 10M/100M/1G/2.5G/5G/10G (USXGMII) Ethernet Design Example
4. Interface Signals Description
5. Configuration Registers Description
6. F-Tile Low Latency Ethernet 10G MAC Intel FPGA IP Design Example User Guide Archives
7. Document Revision History for the F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP Design Example User Guide
3.7. Configuration Registers
You can access the 32-bit configuration registers of the design components through the Avalon® memory-mapped interface.
| Byte Offset | Block |
|---|---|
| 0x00_0000 | Reserved |
| 0x01_0000 | Master Time-of-Day |
| Channel 0 | |
| 0x02_0000 | EHIP Reconfiguration |
| 0x02_4000 | PHY |
| 0x02_6000 | PHY Reconfiguration |
| 0x02_8000 | MAC |
| Channel 1 | |
| 0x03_0000 | Reserved |
| 0x03_4000 | PHY |
| 0x03_6000 | PHY Reconfiguration |
| 0x03_8000 | MAC |
| Traffic Controller | |
| 0x10_0000 | Traffic Controller |