F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide
ID
720985
Date
4/18/2024
Public
1. About the F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide
2. Low Latency Ethernet 10G MAC Intel® FPGA IP Overview
3. Getting Started
4. Functional Description
5. Low Latency Ethernet 10G MAC Intel® FPGA IP Parameters
6. Interface Signals
7. Configuration Registers
8. F-Tile Low Latency Ethernet 10G MAC Intel FPGA IP User Guide Archives
9. Document Revision History for the F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide
3.1. Introduction to Intel® FPGA IP Cores
3.2. Installing and Licensing Intel® FPGA IP Cores
3.3. Specifying the IP Core Parameters and Options ( Quartus® Prime Pro Edition)
3.4. Generated File Structure
3.5. Simulating Intel® FPGA IP Cores
3.6. Upgrading the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
3.7. Low Latency Ethernet 10G MAC Intel® FPGA IP Design Examples
6.1. Clock and Reset Signals
6.2. Speed Selection Signal
6.3. Error Correction Signals
6.4. Avalon® Memory-Mapped Interface Programming Signals
6.5. Avalon® Streaming Data Interfaces
6.6. Avalon® Streaming Flow Control Signals
6.7. Avalon® Streaming Status Interface
6.8. PHY-side Interfaces
6.9. IEEE 1588v2 Interfaces
7.7. ECC Registers
The ECC registers are used when you turn on Enable ECC on memory blocks. They are reserved when not used.
Word Offset | Register Name | Description | Access | HW Reset Value |
---|---|---|---|---|
0x0240 0x0820 |
ecc_status |
If you turn on Use legacy Ethernet 10G MAC Avalon® memory-mapped interface , the word offset is 0x0820. Otherwise, the word offset is 0x0240. |
RWC | 0x0 |
0x0241 0x0821 |
ecc_enable |
If you turn on Use legacy Ethernet 10G MAC Avalon® memory-mapped interface , the word offset is 0x0821. Otherwise, the word offset is 0x0241. |
RW | 0x0 |