Visible to Intel only — GUID: nni1643132959069
Ixiasoft
2.1. Port Numbering Scheme
2.2. Clock Signals
2.3. Reset Signals
2.4. Fractured MAC Segmented Interface for FGT Transceivers
2.5. Fractured MAC Segmented Interface for FHT Transceivers
2.6. Fractured MAC Avalon ST Client Interface for FGT Transceivers
2.7. Fractured MAC Avalon ST Client Interface for FHT Transceivers
2.8. Fractured MII PCS-Only Interface for FGT Transceivers
2.9. Fractured MII PCS-Only Interface for FHT Transceivers
2.10. Fractured PCS66 Interface for OTN/FlexE for FGT Transceivers
2.11. Fractured PCS66 Interface for OTN/FlexE for FHT Transceivers
2.12. MAC Flow Control Interface
2.13. Status Interface
2.14. Deterministic Latency Interface
2.15. Avalon® Memory-Mapped Reconfiguration Interfaces
2.16. Precision Time Protocol Interface
Visible to Intel only — GUID: nni1643132959069
Ixiasoft
1. Introduction
Updated for: |
---|
Intel® Quartus® Prime Design Suite 23.1 |
IP Version 6.0.0 |
The F-Tile Ethernet Multirate Intel® FPGA IP core is a multirate version of the F-Tile Ethernet Intel FPGA Hard IP core that supports the dynamic reconfiguration flow in the Intel® Agilex™ 7 devices with F-tile. The IP core provides various options to specify the power up settings, and target dynamic reconfiguration profiles for your design.