Visible to Intel only — GUID: xyo1647181591317
Ixiasoft
2.1. Port Numbering Scheme
2.2. Clock Signals
2.3. Reset Signals
2.4. Fractured MAC Segmented Interface for FGT Transceivers
2.5. Fractured MAC Segmented Interface for FHT Transceivers
2.6. Fractured MAC Avalon ST Client Interface for FGT Transceivers
2.7. Fractured MAC Avalon ST Client Interface for FHT Transceivers
2.8. Fractured MII PCS-Only Interface for FGT Transceivers
2.9. Fractured MII PCS-Only Interface for FHT Transceivers
2.10. Fractured PCS66 Interface for OTN/FlexE for FGT Transceivers
2.11. Fractured PCS66 Interface for OTN/FlexE for FHT Transceivers
2.12. MAC Flow Control Interface
2.13. Status Interface
2.14. Deterministic Latency Interface
2.15. Avalon® Memory-Mapped Reconfiguration Interfaces
2.16. Precision Time Protocol Interface
Visible to Intel only — GUID: xyo1647181591317
Ixiasoft
4. Designing with the IP Core
The following sections explain how to parameterize, simulate, and initialize the F-Tile Ethernet Multirate Intel® FPGA IP core.