Visible to Intel only — GUID: xpb1643833409937
Ixiasoft
4.1. Installing and Licensing Intel® FPGA IP Cores
4.2. Specifying the IP Core Parameters and Options
4.3. Generated File Structure
4.4. Symmetric Cryptographic IP Core Flow
4.5. Dynamically Disabling SM4 Capability
4.6. Error Handling
4.7. Error Reporting
4.8. Resetting the IP Core
4.9. Channel Definition and Allocation
4.10. Byte Ordering
4.11. AXI-ST Single Packet Mode
4.12. AXI-ST Multiple Packet Mode
7.1. Cryptographic Primary Control Register
7.2. Cryptographic Secondary Control Register
7.3. Cryptographic Primary Status Register
7.4. Cryptographic Error Status Register
7.5. Cryptographic Error Control Register
7.6. Cryptographic Packet Error Control 1 Register
7.7. Cryptographic Packet Error Control 2 Register
7.8. Cryptographic Error Code Control 1 Register
7.9. Cryptographic Error Code Control 2 Register
7.10. Cryptographic Error Code Internal Control Register
7.11. Cryptographic Internal Error Control Register
7.12. Cryptographic First Error Log Register
7.13. Cryptographic Packet Error Log 1 Register
7.14. Cryptographic Packet Error Log 2 Register
7.15. Cryptographic Internal Error Log Register
7.16. Cryptographic Wall Clock LSB Register
7.17. Cryptographic Wall Clock MSB Register
7.18. Ternary Control Register
Visible to Intel only — GUID: xpb1643833409937
Ixiasoft
2.1. Clock Signals
The app_ip_st_clk clocks all soft blocks of the Symmetric Cryptographic Intel FPGA IP core.
Port name | Width (Bits) | Description |
---|---|---|
i_crypto_clk | 1 | Clock port for the Symmetric Cryptographic IP core clock. The clock supports 600 MHz frequency. |
app_ip_st_clk | 1 | Clock source for the AXI-ST interface. The clock supports 400 MHz frequency at the fabric speed grade set to -2. |
app_ip_lite_clk | 1 | Clock source for the AXI Lite interface. The clock supports 100 to 150 MHz frequency. |