F-Tile Dynamic Reconfiguration Design Example User Guide
ID
710582
Date
6/21/2022
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Quick Start Guide
2. Detailed Description for CPRI Multirate Design Example
3. Detailed Description for Ethernet Multirate Design Example
4. Detailed Description for PMA/FEC Direct PHY Multirate Design Example
5. F-Tile Dynamic Reconfiguration Design Example User Guide Archives
6. Document Revision History for F-Tile Dynamic Reconfiguration Design Example User Guide
1.2.2. Ethernet Multirate Design Example Parameters
Figure 4. Ethernet Multirate Example Design Tab
Parameters | Value | Description |
---|---|---|
Select Protocol | Ethernet |
Select the IP protocol for dynamic reconfiguration. |
Select Base Variant | 25G-1 25G-1 PTP 100G-4 100G-4 PTP 400G-8 400G-8 PTP |
Select the configuration of base variant for dynamic reconfiguration. |
Example Design Files | Simulation Synthesis |
Simulation option generates the testbench and compilation-only project. Synthesis option generates the hardware design example.
Note: Hardware design example support is not available for base variant with PTP.
|
Generated File Format | Verilog VHDL |
Select the HDL files format. |
Target Development Kit | None Agilex I-Series Transceiver-SoC Development Kit |
Target development kit option specifies the target device used to generate the project. |