F-Tile SDI II Intel® Agilex™ FPGA IP Design Example User Guide
ID
710496
Date
1/28/2022
Public
A newer version of this document is available. Customers should click here to go to the newest version.
2.4.3.1. Parallel loopback
To run the hardware test, connect an SDI video generator to the receiver input pin. To validate whether RX is locked to the signal and receive the video data correctly, the on-board LEDs are used to display the RX status.
- For Agilex I-series SoC Development Kit and more details on LEDs status, refer to the Intel Agilex I-Series Development Kit User LEDs Figure and the D3-D5 LED status and its video standard on Agilex I-series SoC Dev Kit Table.
After verifying that RX is working fine, connect an SDI signal analyzer to the transmitter output. The same image which is being generated from the source should be displayed on the signal analyzer.