HDMI Intel® Agilex™ F-Tile FPGA IP Design Example User Guide
ID
709314
Date
12/13/2021
Public
A newer version of this document is available. Customers should click here to go to the newest version.
2.1. Design Features
2.2. Hardware and Software Requirements
2.3. HDMI 2.1 RX-TX Retransmit Design Block Diagram
2.4. Design Parameters
2.5. Design Components
2.6. Design Software Flow
2.7. Clocking Scheme
2.8. Interface Signals
2.9. Hardware Setup
2.10. Simulation Testbench
2.11. Debugging Features
2.5.1.1.1. FRL
In FRL mode, HDMI TX core is running at 40 bits width. Since the TX PHY is configured to 64 bits width, a 40 bits to 64 bits converter is required. In addition, in order to meet the inter-lane skew requirement, FRL data is oversampled 2 times. Hence, an oversample block is included in the TX PHY adapter to taking care of oversampling.
Figure 10. Block Diagram for the FRL mode