A newer version of this document is available. Customers should click here to go to the newest version.
5.1. F-Tile Interlaken IP Clock and Reset Interface Signals
5.2. F-Tile Interlaken IP Transmit User Interface Signals
5.3. F-Tile Interlaken IP Receive User Interface Signals
5.4. F-Tile Interlaken IP Management Interface Signals
5.5. F-Tile Interlaken IP Reconfiguration Interface Signals
5.6. F-Tile Interlaken Link and Miscellaneous Signals
6. F-Tile Interlaken IP Registers
The IP control registers are 32 bits wide and are accessible to you using the management interface, an Avalon® memory-mapped interface which conforms to the Avalon Interface Specifications.
Note: All unlisted locations are reserved.
The FGT and FHT PMA registers are 32 bits wide and are accessible to you using the Transceiver Reconfiguration Interface, an Avalon® memory-mapped interface which conforms to the Avalon Interface Specifications.
The FEC registers are 32 bits wide and are accessible to you using the Interlaken Reconfiguration Interface, an Avalon® memory-mapped interface which conforms to the Avalon Interface Specifications.