Multi Channel DMA Intel® FPGA IP for PCI Express* Design Example User Guide
ID
683517
Date
11/04/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
3.5.2.5.1. Build and Install Netdev Driver
3.5.2.5.2. Enable VFs if SRIOV is Supported
3.5.2.5.3. Configure the Number of Channels Supported on the Device
3.5.2.5.4. Configure the MTU Value
3.5.2.5.5. Configure the Device Communication
3.5.2.5.6. Configure Transmit Queue Selection Mechanism
3.5.2.5.7. Test Procedure by Using Name Space Environment
3.5.2.5.8. PIO Test
3.5. Running the Design Example Application on a Hardware Setup
The following list details the development kits used for testing:
- Stratix® 10 GX FPGA Development Kit
- Stratix® 10 MX FPGA Development Kit
- Stratix® 10 DX FPGA Development Kit
- Agilex™ 7 F-Series FPGA Development Kit (P-Tile and E-Tile)
- Agilex™ 7 F-Series FPGA Development Kit (2x F-Tile)
- Agilex™ 7 FPGA I-Series Development Kit (2x R-Tile and 1x F-Tile) with R-Tile die revision A0 and B0 ES variants
Note: Set the PCIe refclk switch on the board to select the common refclk.