Low Latency E-Tile 40G Ethernet Intel® FPGA IP User Guide
ID
683486
Date
7/12/2024
Public
1. About the Low Latency E-Tile 40G Ethernet Intel® FPGA IP
2. Low Latency E-Tile 40G Ethernet IP Core Parameters
3. Getting Started
4. Functional Description
5. Reset
6. Interfaces and Signal Descriptions
7. Control, Status, and Statistics Register Descriptions
8. Debugging the Link
9. Ethernet Toolkit Overview
10. Low Latency E-Tile 40G Ethernet Intel® FPGA IP User Guide Archives
11. Comparison Between Low Latency E-Tile 40G Ethernet Core and Low Latency 40GbE IP Core
12. Document Revision History for Low Latency E-Tile 40G Ethernet Intel® FPGA IP User Guide
3.1. Installing and Licensing Intel® FPGA IP Cores
3.2. Specifying the Low Latency E-Tile 40G Ethernet IP Core Parameters and Options
3.3. Simulating the IP Core
3.4. Generated File Structure
3.5. Integrating Your IP Core in Your Design
3.6. Low Latency E-Tile 40G Ethernet IP Core Testbench
3.7. Compiling the Full Design and Programming the FPGA
1. About the Low Latency E-Tile 40G Ethernet Intel® FPGA IP
Updated for: |
---|
Intel® Quartus® Prime Design Suite 24.2 |
IP Version 22.2.0 |
The Low Latency E-Tile 40G Ethernet (LL E-Tile 40GbE) Intel® FPGA IP is used in multiple variants of the Stratix® 10 and Agilex™ 7device families. The IP core implements the IEEE 802.3-2010 40G Ethernet Standard and includes options to support unidirectional transport as defined in Clause 66 of the IEEE 802.3-2012 Ethernet Standard.
The MAC client side interface for the Low Latency E-Tile 40G Ethernet Intel® FPGA IP is a 128-bit Avalon® streaming interface and a 32-bit Avalon® memory-mapped interface control path. The network interfaces are standard XLAUI interfaces.
The IP provides standard media access control (MAC), physical coding sublayer (PCS), and physical medium attachment (PMA) functions.
Figure 1. Low Latency E-Tile 40G Ethernet Intel® FPGA IP Block DiagramMain blocks, internal connections, and external block requirements.