Visible to Intel only — GUID: hco1423076662497
Ixiasoft
Visible to Intel only — GUID: hco1423076662497
Ixiasoft
6.10.1. Memory-Mapped Registers
The top-level testbench includes Control, Signals, Run ModelSim, and Run Quartus Prime blocks.
This design also includes BusStimulus and BusStimulusFileReader blocks.
The RegChip subsystem includes RegField, RegBit, RegOut, SharedMem, Const, Add, Sub, Mult, Convert, Select, BitExtract, Shift, and SynthesisInfo blocks.
The model file is demo_regs.mdl.