DSP Builder (Advanced Blockset): Handbook

ID 683337
Date 5/25/2025
Public
Document Table of Contents

1.6. DSP Design Flow in FPGAs

Traditionally, system engineers use a hardware flow based on an HDL, such as Verilog HDL or VHDL, to implement DSP systems in FPGAs. Altera tools such as DSP Builder, enable you to follow a software-based design flow while targeting FPGAs. DSP Builder simplifies hardware implementation of DSP functions, provides a system-level verification tool to the system engineer who is not necessarily familiar with HDL design flow, and allows the system engineer to implement DSP functions in FPGAs without learning HDL. DSP Builder provides an interface from Simulink directly to the FPGA hardware. Additionally, you can incorporate the designs created by DSP Builder into a Platform Designer system for a complete DSP system implementation.