Intel® Arria® 10 GX/GT Device Errata and Design Recommendations
ID
683331
Date
8/03/2022
Public
1.2.1. Automatic Lane Polarity Inversion for PCIe Hard IP
1.2.2. Link Equalization Request Bit in the PCIe Hard IP Cannot Be Cleared by Software
1.2.3. High VCCBAT Current when VCC is Powered Down
1.2.4. Failure on Row Y59 When Using the Error Detection Cyclic Redundancy Check (EDCRC) or Partial Reconfiguration (PR)
1.2.5. GPIO Output may not meet the On-Chip Series Termination (Rs OCT) without Calibration Resistance Tolerance Specification or Current Strength Expectation
1. About this Document
This document provides information about known device issues affecting Intel® Arria® 10 GX/GT devices. It also offers design recommendations you should follow when using Intel® Arria® 10 GX/GT devices.