F-Tile CPRI PHY Intel® FPGA IP Design Example User Guide
ID
683281
Date
8/15/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1.1. Hardware and Software Requirements
1.2. Generating the Design Example
1.3. Directory Structure
1.4. Simulating the Design Example
1.5. Compiling the Compilation-Only Project
1.6. Compiling and Configuring the Design Example in Hardware
1.7. Testing the Hardware Design Example
1.8. Transceiver Toolkit
1.1. Hardware and Software Requirements
To test the example design, use the following hardware and software:
- Quartus® Prime Pro Edition software
- System console available with the Quartus® Prime Pro Edition software
- A supported simulator:
- Synopsys* VCS*
- Synopsys* VCS* MX
- Siemens* EDA QuestaSim*
- Questa* Intel® FPGA Edition
- Cadence* Xcelium*
- Agilex™ 7 I-Series FPGA Development Kit
- Agilex™ 7 I-Series Transceiver-SoC Development Kit