Visible to Intel only — GUID: ree1638390227593
Ixiasoft
1.1. Hardware and Software Requirements
1.2. Generating the Design Example
1.3. Directory Structure
1.4. Simulating the Design Example
1.5. Compiling the Compilation-Only Project
1.6. Compiling and Configuring the Design Example in Hardware
1.7. Testing the Hardware Design Example
1.8. Transceiver Toolkit
Visible to Intel only — GUID: ree1638390227593
Ixiasoft
2.2.5. JTAG Host
The JTAG to Avalon Host Bridge Intel FPGA IP sends and receives commands from system console to example design’s Avalon® memory-mapped interface (host of Avalon memory-mapped decoder) via JTAG. In simulation, this block is bypassed, and replaced with a Verilog force statement. The Avalon® memory-mapped interface read and write task simulates the system console operation. For more information, refer to SPI Agent/JTAG to Avalon Host Bridge Cores.