F-Tile CPRI PHY Intel® FPGA IP Design Example User Guide
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: ndv1721741251667
Ixiasoft
Visible to Intel only — GUID: ndv1721741251667
Ixiasoft
1.2.1. Analog Parameters Tab

- RXEQ VGA Gain
- RXEQ High Frequency Boost
- RXEQ DFE Data Tap1


Parameter | Value |
---|---|
FGT TXEQ Post Tap 1, 1.0 step size | 0 |
FGT TXEQ Main Tap 1.0 step size | 35 |
FGT TXEQ Pre Tap 1, 1.0 step size | 5 |
FGT TXEQ Pre Tap 2, 1.0 step size | 0 |
FGT RX Onchip Termination | RX_ONCHIP_TERMINATION_R_2 (100 ohms) |
Enable FGT RX AC Couple | ENABLE |
Enable FGT VSR mode |
|
RXEQ VGA Gain | 0 (Required only when CPRI rate is 6.1440Gbps and below) |
RXEQ High Frequency Boost | 0 (Required only when CPRI rate is 6.1440Gbps and below) |
RXEQ DFE Data Tap1 | 0 (Required only when CPRI rate is 6.1440Gbps and below) |
In the Example Design tab, if you select Target Development Kit to be Intel Agilex 7 FPGA I-Series Transceiver-SoC Development Kit, and you configure analog parameters other than the default and recommended values, warnings appear that recommend you set to the default values.
