Visible to Intel only — GUID: rba1614375082170
Ixiasoft
1.1. Hardware and Software Requirements
1.2. Generating the Design
1.3. Directory Structure
1.4. Simulating the Design Example Testbench
1.5. Compiling the Compilation-Only Project
1.6. Compiling and Configuring the Design Example in Hardware
1.7. Testing the Hardware Design Example
1.8. Transceiver Toolkit
Visible to Intel only — GUID: rba1614375082170
Ixiasoft
2.6. Design Example Registers
Channel Number | Base Address (Byte Address) |
Register Type |
---|---|---|
0 | 0x00000000 | CPRI PHY reconfiguration interface registers for Channel 0 |
0x00100000 | Datapath Avalon® memory-mapped interface registers for Channel 0 | |
0x00200000 | PMA Avalon® memory-mapped interface registers for Channel 0 | |
1 2 | 0x01000000 | CPRI PHY reconfiguration interface registers for Channel 1 |
0x01100000 | Datapath Avalon® memory-mapped interface registers for Channel 1 | |
0x01200000 | PMA Avalon® memory-mapped interface registers for Channel 1 | |
22 | 0x02000000 | CPRI PHY reconfiguration registers for Channel 2 |
0x02100000 | Datapath Avalon® memory-mapped interface registers for Channel 2 | |
0x02200000 | PMA Avalon® memory-mapped interface registers for Channel 2 | |
32 | 0x03000000 | CPRI PHY reconfiguration interface registers for Channel 3 |
0x03100000 | Datapath Avalon® memory-mapped interface registers for Channel 3 | |
0x03200000 | PMA Avalon® memory-mapped interface registers for Channel 3 |
2 These registers are reserved if the channel is not used.