Quartus® Prime Pro Edition User Guide: Design Constraints
ID
683143
Date
11/07/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1.1.2.1. Specify Instance-Specific Constraints in Assignment Editor
1.1.2.2. Specify NoC Constraints in NoC Assignment Editor
1.1.2.3. Specify Dual Simplex Assignments in DS Assignment Editor
1.1.2.4. Specify I/O Constraints in Pin Planner
1.1.2.5. Plan Interface Constraints in Interface Planner and Tile Interface Planner
1.1.2.6. Adjust Constraints with the Chip Planner
1.1.2.7. Constraining Designs with the Design Partition Planner
3.2.1. Assigning to Exclusive Pin Groups
3.2.2. Assigning Slew Rate and Drive Strength
3.2.3. Assigning I/O Banks
3.2.4. Changing Pin Planner Highlight Colors
3.2.5. Showing I/O Lanes
3.2.6. Assigning Differential Pins
3.2.7. Entering Pin Assignments with Tcl Commands
3.2.8. Entering Pin Assignments in HDL Code
1.1.2.2.2. Troubleshooting NoC Assignment Editor
Use the following FAQs to help you understand conditions and resolve conflicts in the NoC Assignment Editor:
FAQs | Explanation/Resolution |
---|---|
Why are some assignments in NoC Assignment Editor 'read-only'? |
|
Why are there conflicting assignments between Platform Designer and NoC Assignment Editor? |
|
How do I identify conflicting assignments between Platform Designer and NoC Assignment Editor? |
|
How can I resolve conflicting assignments between Platform Designer and NoC Assignment Editor? | You can use either of the following methods to replace a conflicting .qsf assignment with the Platform Designer assignment:
|