Quartus® Prime Pro Edition User Guide: Design Constraints
ID
683143
Date
11/07/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1.1.2.1. Specify Instance-Specific Constraints in Assignment Editor
1.1.2.2. Specify NoC Constraints in NoC Assignment Editor
1.1.2.3. Specify Dual Simplex Assignments in DS Assignment Editor
1.1.2.4. Specify I/O Constraints in Pin Planner
1.1.2.5. Plan Interface Constraints in Interface Planner and Tile Interface Planner
1.1.2.6. Adjust Constraints with the Chip Planner
1.1.2.7. Constraining Designs with the Design Partition Planner
3.2.1. Assigning to Exclusive Pin Groups
3.2.2. Assigning Slew Rate and Drive Strength
3.2.3. Assigning I/O Banks
3.2.4. Changing Pin Planner Highlight Colors
3.2.5. Showing I/O Lanes
3.2.6. Assigning Differential Pins
3.2.7. Entering Pin Assignments with Tcl Commands
3.2.8. Entering Pin Assignments in HDL Code
3.1.2. Integrating PCB Design Tools
You can integrate PCB design tools into your work flow to map pin assignments to symbols in your system circuit schematics and board layout.
The Quartus® Prime software integrates with board layout tools by allowing import and export of pin assignment information in Quartus® Prime Settings Files (.qsf) or Pin-Out Files (.pin).
PCB Tool Integration |
Supported PCB Tool |
---|---|
Define and validate I/O assignments in the Pin Planner, and then export the assignments to the PCB tool for validation |
Cadence Allegro |
Define I/O assignments in your PCB tool, and then import the assignments into the Pin Planner for validation |
Cadence Allegro |
Figure 62. PCB Tool Integration
Related Information