Nios® V Processor Intel® FPGA IP Release Notes

ID 683098
Date 10/31/2022

A newer version of this document is available. Customers should click here to go to the newest version.

2.3. Nios® V/m Processor Intel® FPGA IP v21.2.0

Table 3.  v21.2.0 2022.04.04
Intel® Quartus® Prime Version Description Impact
  • Added new design examples in the Nios® V/m Processor Intel FPGA IP core parameter editor:
    • uC/TCP-IP IPerf Example Design
    • uC/TCP-IP Simple Socket Server Example Design
  • Bug Fix:
    • Addressed issues causing unreliable accesses to the MARCHID, MIMPID, and MVENDORID CSRs.
    • Enabled reset capability from the debug module to allow the core to be reset through a debugger.
    • Enabled support for trigger. The Nios® V processor core supports 1 trigger.
    • Addressed reported synthesis warnings and lint issues.
    • Addressed an issue from the debug ROM that caused a corruption in the return vector.
    • Fixed an issue which prevented access to GPR 31 from the debug module.

Did you find the information on this page useful?

Characters remaining:

Feedback Message