ProceV™
PCIe x8 (Gen 3) FPGA Computation Accelerator

Key Features

- Altera Stratix V GX (A3, A7, AB)/GS (D5, D8) FPGAs
- 8-lane PCI Express Gen3 (PCIe x8) host interface
- Dynamically reconfigurable FPGA
- Support for OpenCL™, open standard unified programming
- Reconfigurable transceivers supporting multiple protocols and data rates
- Up to 3,926 18×18 Variable Precision Multipliers
- Optional: 1 CXP connector cage suitable for 100 Gigabit Ethernet (100GBASE-CR10, 100GBASE-SR10), 3×40 Gigabit Ethernet, or single Infiniband 12×QDR link
- Optional: 2 SFP+ cage suitable for 10 Gigabit Ethernet and Optical Transport Network
- Optional: RJ45 port suitable for 1000MBase-T and 100MBase-TX
- 2× High-Speed Inter-Board connectors (up to 12×12.5Gb/s full duplex GPIO) for board to board and GiDEL PHS/proprietary daughterboards connectivity
- Support for Proc High Speed (PHS) Daughterboards, including CoaXPress, 3× QSFP and SAS/SATA Interfaces
- 12 general purpose LVTTL External IOs
- Optional: External clock input via an SMA connector
- Four level memory structure (16+ GB).

Typical sustain throughput of 8000 GB/s for internal memories and 25+ GB/s for on-board memory as follows:
- Up to 2640 M20K (20K-bit) SRAM blocks (52 Mb) with a typical throughput of 8,000 GB/s at 300 MHz
- Up to 17,960 Enhanced MLAB (640-bit) SRAM blocks (8 Mb)
- 2×DDR3 ECC SODIMMs Banks with up to a total of 16 GB at a maximum sustain throughput of 19.2 GB/s
- Optional: up to 2×144Mb SRAM memories (up to 450Mhz) at a sustain throughput of 6.4 GB/s
- Support for a single PSDB type 1 daughter board used for a GiDEL’s off-the-shelf or user add-on Interface
- Stand-alone mode
- Typical system frequencies: 150-450 MHz
- Flexible clocking system
- Supported by GiDEL’s ProcDeveloper’s Kit

Benefits

- Leading edge performance
- Unique development tools reducing the development cycle and simplifying maintenance and upgrade tasks.
- Maintainability, Reliability and long life cycle

Overview

The ProceV system is based on Altera’s newest generation Stratix V FPGA device. The ProceV provides massive capacity (up to 952K LEs), and high memory and I/O performance. In addition to 8-Lane PCIe gen 3, twenty six 12.5 Gb/s transceivers provide external IOs of up to 260 Gb/s (full duplex). The combination of high-speed direct communication to the FPGA via PCIe, CXP, SFP+, and General Purpose high-speed transceivers makes the ProceV ideal for low-latency, high performance networking and HPC applications. Powerful memory scheme, composed of embedded memory with 8 TB/s throughput, 16 GB ECC DDR III and optional 288 Mb DDR II SRAM, enables high bandwidth computation and networking, and unique flexibility to achieve diverse algorithm architectures. Using a GiDEL or user dedicated add-on daughterboards, the FPGA device can directly interface with standard protocols such as CoaXPress, HDMI, SDI and Camera Link as well as additional interface options including QSFP and SAS/SATA. Eight-lane PCIe Gen. 3 interface allows for strong co-processing between a standard PC operating system and an FPGA based accelerator. The ProceV system conjoined with GiDEL’s ProcDeveloper's Kit maximizes system performance while significantly improving development productivity. Based on this powerful development suite, for over 20 years GiDEL has consistently been able to meet unique costumer requirements while allowing for flexibility to accommodate long-term product evolution.
**Target Application Examples**

- Trading
- Life science Applications
- Surveillance, Machine Vision and Imaging
- ASIC and SoC Prototyping
- DSP (Digital Signal Processing) and HPRC (High Performance Reconfigurable Computing)
- High-speed low latency networking and network analysis
- High performance acquisition systems

**Development Environment**

The ProcDeveloper’s Kit, GiDEL’s intuitive design and debug environment, facilitates design development effort on the ProceV system. The kit contains **ProcWizard™**, **ProcMultiPort™** and other IPs, **Quartus II**, **USBBlaster**, and optional **ProcHILs™** and **TotalHistory™**.

The **ProcHILs**, based on an intuitive interface, enables to use **Simulink** as a design entry tool to achieve full system performance while the algorithm developer does not require any knowledge of HDL language. In addition, the ProcHILs using Hardware in the Loop (HIL) methodology enables to significantly accelerate Simulink simulation by taking advantage of the FPGA’s high performance capabilities.

Other high-level design entry options, such as C++, are available via GiDEL’s partners.

The **ProcWizard** performs hardware initialization and automatically generates the following:

- Top-level designs, interface modules/entities and on-board memory controllers for application use.
- Device constraints (e.g., timing, pin-outs and drive strength).
- C++ class(es) application driver(s) enable simultaneous accesses of multiple applications, each to its dedicated section of the Proc board.
- Interface documentation in HTML or MS Word.

The **ProcMultiPort** IP and other GiDEL memory control IPs, such as the **MegaFIFO** IP, provide simple access to the on-board DRAM. The ProcMultiPort splits the memory into several logical memories, each accessible simultaneously by multiple ports. As a result, the on-board memory is mapped according to the desired algorithm and not vice versa. The main benefits are:

- Simplification of design and enhanced system performance.
- Design compatibility and migration amongst legacy and future GiDEL Proc boards.
- Replaces the need for inventory of special memories by using standard memory and IP.

GiDEL’s **TotalHistory** provides virtually unlimited visibility depth to internal signals, taking advantage of unused on-board memory. TotalHistory requires no additional hardware and may work at your customers’ site to support remote debugging.

---

**Stratix V FPGA**

- DDR2 SRAM 144Mb 450MHz (optional)
- DDR2 SRAM 144Mb 450MHz (optional)
- DDR3 SODIMM up to 8GB (1600 MHz)
- DDR3 SODIMM up to 8GB (1600 MHz)
- CoaXPress, 2XQSF, and SAS/SATA
- External I/O
- External Power
- External Clock (optional)
- PSDB1 (daughter board extension)
- Camera Link, SDI, DVI, etc.
- 8×PCIe Gen 3
- 114 fast single-ended lines
- 24Tx, 28Rx, 2clks LVDS lines

---

© 1993-2014 by Gidel Ltd. All rights reserved. GiDEL ProceV™, TotalHistory™, ProcHILs™, ProcWizard™ and ProcMultiPort™ are trademarks of GiDEL Ltd., which may be registered in some jurisdictions. Simulink, Stratix V, Quartus II and others brand and product names are trademarks or registered trademarks of their respective holders. This information is believed to be accurate and reliable, but GiDEL LTD. assumes no responsibility for any errors that may appear in this document. GiDEL reserves the right to make changes in the product specifications without prior notice.