GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 8/11/2025
Public
Document Table of Contents

5.1. Release Constraints

In the current release:
  1. If Dual Simplex (DS) is used in the design, ensure that the IP on each side of the DS channel has AVMM enabled in their IP settings.
  2. Avalon® memory-mapped interface must be enabled for all protocol IPs on the same lane, or it must be disabled for all profiles on the same lane.
  3. The GTS Dynamic Reconfiguration Controller IP supports the GTS PMA/FEC Direct PHY IP, GTS CPRI PHY IP, GTS Ethernet Hard IP, Triple-Speed Ethernet FPGA IP, Serial Digital Interface II FPGA IP, and the Multi-Rate Ethernet PHY IP.
  4. The GTS Dynamic Reconfiguration Controller IP supports a maximum of 16 lanes.
  5. Do not bond across multiple banks. 6-channel and 8-channel bonding are not supported.
  6. One DR group (one DR controller) per design.
  7. Startup combination must have all DR used lanes enabled.
  8. Startup profile must have PTP. In a quad with PTP, there can only be one instance of the Ethernet IP. PTP must be enabled for all profiles.
  9. Only one System PLL is allowed per bank.