3.1. Introduction to IP Cores
3.2. Installing and Licensing IP Cores
3.3. Altera® FPGA IP Evaluation Mode
3.4. Upgrading IP Cores
3.5. IP Catalog and Parameter Editor
3.6. Design Walkthrough
3.7. GTS JESD204B IP Design Considerations
3.8. GTS JESD204B IP Parameters
3.9. Analog Parameter Settings
3.10. GTS JESD204B IP Component Files
4.5.6. HVIO PLL Clocking Mode
When configuring a GTS transceiver bank to support both PCIe* and non- PCIe* protocols that require a system PLL, two system PLLs are needed. The additional system PLL must be sourced from a neighboring GTS transceiver bank because each GTS transceiver bank includes only one system PLL. For devices that contain only a single transceiver bank, refer to the I/O PLL in HVIO Bank as System PLL in the GTS Transceiver PHY User Guide: Agilex™ 5 FPGAs and SoCs for additional information.
- The HVIO PLL refclk is restricted to frequencies ≤ 156.25 MHz.
- Devices with -3 and -6 speed grades support a maximum HVIO PLL frequency of 780 MHz.
- HVIO PLL is supported on all devices except for Agilex™ 5 E-Series engineering samples.
To enable HVIO PLL:
- Enable the Enable HVIO PLL option in the GTS JESD204B IP.
- Generate and instantiate an IOPLL IP in your design.
- Connect the outclk_0 and locked signals from the IOPLL to the GTS JESD204B IP sysclk and syspll_lock ports respectively.
- Drive the IOPLL reference clock input by a reference clock pin in the HVIO bank. For the list of supported IOPLL reference clock pins, refer to the I/O PLL in HVIO Bank as System PLL in the GTS Transceiver PHY User Guide.