2025.09.30 |
25.1.1 |
2.2.0 |
- Added simulation, compilation, and timing support for Agilex 3 devices.
- Added multirate and triple-rate hardware support for Agilex 5 FPGA E-Series 065B Premium Development Kit and Agilex 5 FPGA E-Series 065B Modular Development Kit.
- Added support for VCSMX and Xcelium simulators when the dynamic reconfiguration design is generated in VHDL.
- Resolved the issue where modifying the GTS SDI II IP Analog Parameter Settings does not show in the generated design example.
- Renamed many signals in Dual Simplex Module Signals table
|
2025.05.30 |
25.1 |
2.1.0 |
|
2024.11.04 |
24.3 |
1.0.0 |
- Updated Directory Structure for the Design Example figure.
- Updated the steps to include information about Analog Parameters tab in the Generating the Design topic.
- Updated the Design Example Tab in SDI II IP Parameter Editor figure.
- Updated Top Level Signals table to add xcvr_rcfg_clk, user_dipsw1, user_led signals.
- Changed fmc_vcxo_refclk_p, fmc_gbtclk1_m2c_p, and fmc_gbtclk0_m2c_p signal names to xcvr_refclk_1485, syspll_refclk, txpll_refclk respectively.
|
2024.09.13 |
24.2 |
1.0.0 |
Initial release. |