AXI Multichannel DMA Intel® FPGA IP for PCI Express* User Guide
ID
817911
Date
1/24/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
4.4.1. PCIe AXI-ST TX Interface (ss_tx_st)
4.4.2. PCIe AXI-ST RX Interface (ss_rx_st)
4.4.3. Control and Status Register Interface (ss_csr_lite)
4.4.4. Flow Control Credit Interface
4.4.5. Configuration Intercept Interface (CII)
4.4.6. Completion Timeout Interface (ss_cplto)
4.4.7. Function Level Reset Interface
4.4.8. Control Shadow Interface (ss_ctrlshadow)
4.5.1. H2D AXI-ST Source (h2d_st_initatr)
4.5.2. D2H AXI-ST Sink (d2h_st_respndr)
4.5.3. BAM AXI-MM Master (bam_mm_initatr)
4.5.4. BAS AXI-MM Slave (bas_mm_respndr)
4.5.5. PIO AXI-Lite Master (pio_lite_initiatr)
4.5.6. HIP Reconfig AXI-Lite Slave (user_csr_lite)
4.5.7. User Event MSI-X (user_msix)
4.5.8. User Event MSI (user_msi)
4.5.9. User Function Level Reset (user_flr)
4.5.10. User Configuration Intercept Interface - EP Only
4.5.11. Configuration Slave (cs_lite_respndr) - RP Only
4.4.7.2. FLR Completion Interface (ss_flrcmpl)
Interface clock: axi_lite_clk
Signal Name | Direction | Description |
---|---|---|
app_ss_st_flrcmpl_tvalid | Output | When asserted, indicates a FLR request completed by MCDMA. The signal is valid for one clock cycle. |
app_ss_st_flrcmpl_tdata [21:0] | Output | [2:0] - The PF number of FLR Completion [13:3] - Indicates child VF number of parent PF indicated by PF number. [14] - Indicates completion is from Virtual Function implemented in the slot's Physical Function. [19:15] - The slot number of FLR completion [21:20] – The PF number of FLR Request (PF[4:3]) |