A newer version of this document is available. Customers should click here to go to the newest version.
1. Overview
2. Install and License the GTS Ethernet Intel® FPGA Hard IP
3. Configure and Generate Ethernet Hard IP variant
4. Integrate GTS Ethernet Intel® FPGA Hard IP into Your Application
5. Simulate, Compile, and Validate (MAC+PCS) - Single Instance
6. Simulate, Compile, and Validate (MII PCS Only /PCS66 OTN/PCS66 FlexE) - Single Instance
7. Simulate, Compile, and Validate SyncE - Single Instance
8. Simulate and Compile PTP1588 - Single Instance
9. Simulate, Compile, and Validate - Multiple Instance
10. Simulate, Compile, and Validate - Auto-Negotiation and Link Training
11. Troubleshoot and Diagnose Issues
A. Appendix A: Functional Description
B. Appendix B: Configuration Registers
C. Appendix C: Document Revision History for the GTS Ethernet Intel® FPGA Hard IP User Guide
4.1. Implement Required Clocking
4.2. Implement Required Resets
4.3. Connect the Status Interface
4.4. Connect the MAC Avalon Streaming Client Interface
4.5. Connect the MII PCS Only Client Interface
4.6. Connect the PCS66 Client Interface – FlexE and OTN
4.7. Connect the Precision Time Protocol Interface
4.8. Connect the Ethernet Hard IP Reconfiguration Interface
4.9. Connect the Auto-Negotiation and Link Training
4.1.1. Implement MAC Synchronous Clock Connections to Single Instance
4.1.2. Implement MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Implement Clock Connections to MAC Asynchronous Operation
4.1.4. Implement Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.5. Implement Clock Connections in PTP-Based Design
4.4.1.1. Drive the Ethernet Packet to the TX MAC Avalon Streaming Client Interface with Disabled Preamble Passthrough
4.4.1.2. Drive the Ethernet Packet on the TX MAC Avalon Streaming Client Interface with Enabled Preamble Passthrough
4.4.1.3. Use i_tx_skip_crc to Control Source Address, PAD, and CRC Insertion
4.4.1.4. Assert the i_tx_error to Invalidate a Packet
4.4.2.1. Receive Ethernet Frame on the RX MAC Avalon Streaming Client Interface with Preamble Passthrough Disabled
4.4.2.2. Receive Ethernet Frame with Preamble Passthrough Enabled
4.4.2.3. Receive Ethernet Frame with Remove CRC bytes Disabled
4.4.2.4. Monitor Status and Errors on the RX MAC Avalon Streaming Client Interface
1.4. Agilex™ 5 Ethernet Portfolio and Target Applications
Agilex™ 5 devices serve a broad range of applications that require high performance, lower power, smaller form factors and lower logic densities.
These characteristics make Agilex™ 5 ideal for midrange FPGA applications across the edge and core including:
- Wireless and wireline communications
- Video and broadcast equipment
- Industrial applications
- Test and measurement products
- Medical electronics
- Data center
- Defense applications
The majority of the applications listed above require Ethernet connectivity. Intel provides Ethernet IPs that support these applications.
The following table lists the Agilex™ 5 Ethernet IP Portfolio supported in Quartus® Prime Pro Edition software version 24.3. This user guide focuses on the GTS Ethernet Intel® FPGA Hard IP and its example designs.
IP | Description |
---|---|
GTS Ethernet Intel® FPGA Hard IP | GTS Ethernet Intel® FPGA Hard IP includes a configurable, hardened blocks MAC, PCS, and PMA, as well as optional FEC for Ethernet applications. It supports the following:
|
Low Latency 40G Ethernet Intel FPGA IP | IP core provides standard Media Access Control (MAC), Physical Coding Sublayer (PCS), and Physical Medium Attachment (PMA) functions. |
1G/2.5G/5G/10G Multi-rate Ethernet PHY Intel FPGA IP | Includes a Physical Coding Sublayer (PCS) and Physical Media Attachment (PMA). You can dynamically switch the PHY operating speed. The IP uses the GTS Transceiver for serial transmission, with soft logic added to connect the MAC interface. |
Low Latency Ethernet 10G MAC Intel® FPGA IP | To build a complete Ethernet subsystem in an Intel FPGA device and connect it to an external device, combine the Low Latency Ethernet 10G MAC Intel® FPGA IP with an Intel FPGA PHY IP or any of the supported PHYs. |
Triple-Speed Ethernet for Intel® FPGA IP | Incorporates a 10/100/1000 Mbps Ethernet Media Access Controller (MAC) as well as an optional 1000 BASE-X/SGMII Physical Coding Sublayer (PCS) with Physical Medium Attachment (PMA) built with on-chip transceiver I/Os or LVDS I/Os. |