Agilex™ 5 FPGA E-Series 065B Premium Development Kit User Guide
ID
814550
Date
3/07/2025
Public
Visible to Intel only — GUID: xdc1729057810738
Ixiasoft
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 5 FPGA E-Series 065B Premium Development Kit User Guide
A. Development Kit Components
B. Developer Resources
C. Safety and Regulatory Compliance Information
Visible to Intel only — GUID: xdc1729057810738
Ixiasoft
B. Developer Resources
Use the following links to check the Intel® website for other related information.
Reference | Description |
---|---|
Agilex™ 5 FPGA E-Series 065B Premium Development Kit page | Latest board design files, reference designs, and kit installation for Windows* and Linux*. |
Rocketboard.org | Open-source community website supporting SoC development including Altera and Partner SoC development kit targets and related designs and documentation. |
Ashling* RiscFree* Integrated Development Environment (IDE) for Altera® FPGAs User Guide | Describes the RiscFree* integrated development environment (IDE) for Altera® FPGAs Arm* -based HPS and Nios® V core processors. |
Agilex™ 5 FPGA Board Design Guided Journey | The interactive FPGA Board Guided Journey provides step-by-step guidance for developing printed circuit boards (PCBs) using Agilex™ 5 devices. |
Device Design Guidelines: Agilex™ 5 FPGAs and SoCs | Guidelines, recommendations, and a list of factors to consider for designs that use the Agilex™ 5 SoC devices. |
AN 958: Board Design Guidelines | Board design-related resources for Altera® devices. Its goal is to help you implement successful high-speed PCBs that integrate device(s) and other elements. |
Power Management User Guide: Agilex™ 5 FPGAs and SoCs | Describes the power-optimization features, power-up and power-down sequences, power distribution network, voltage and temperature monitoring systems, and power optimization techniques for the Agilex™ 5 FPGAs and SoCs. |
Power Distribution Network Design Guidelines: Agilex™ 5 FPGAs and SoCs | Provides information for the Agilex™ 5 device family power distribution network (PDN) design guidelines. |
FPGA SmartVID | SmartVID is a feature on select Altera® FPGAs where the device identifies the optimal voltage that it should be operated at, and provides this information to the power regulator via the PMBus. The term represents Smart Voltage IDentification (SmartVID). |
SmartVID Debug Checklist and Voltage Regulator Guidelines | Provides the checklist to assist you to rule out the possible causes of configuration failure due to SmartVID. |
Device Configuration User Guide: Agilex™ 5 FPGAs and SoCs | Agilex™ 5 FPGAs and SoCs support configuration using the following interfaces: Avalon® streaming, JTAG, CvP, and Active Serial (AS) normal and fast modes. This user guide explains the configuration process, the device pins required for configuration, the available configuration schemes, remote system updates, and debugging. This user guide also provides an overview of the secure device manager (SDM) which manages security for the configuration bitstream. |
Documentation: Agilex™ 5 | Agilex™ 5 device documentation. |
Cadence* Capture CIS Schematic Symbols | Agilex™ 5 OrCAD symbols. |
Nios® II Processor Reference Guide | Nios® II 32-bit embedded processor solutions. |