MIPI CSI-2 Intel® FPGA IP User Guide

ID 813926
Date 10/07/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.3. MIPI CSI-2 Intel® FPGA IP Systems Integration and Implementation

You must calculate the IP clock frequencies to ensure that the IP configuration is suitable to implement in hardware. You must assess the combination of clock rates, MIPI lane count, MIPI line rate, MIPI data type and AXI-S pixels-in-parallel to design a practical system.