Hard Processor System Booting User Guide: Agilex™ 5 SoCs

ID 813762
Date 12/20/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.4.2.1. IO Configuration Differences on non-HPS EMIF IPs

Any differences in non-HPS EMIF IPs placed in the HPS IO bank contribute to the HPS IO hash. This includes all IO IPs, such as PHYLite, LVDS, MIPI, GPIO, PLL, Calibration IP, and any other IPs in the HPS IO bank. You can compare individual IP settings using the IP GUI in Platform Designer with a side-by-side comparison. For IO pin configuration, check the following settings:
  • IO standard
  • Slew rate
  • Bus hold
  • Weak pull-up
  • Termination
  • Open drain
  • Current strength

You can do this check using the Assignment Editor or by comparing the IO configuration section in the QSF file side-by-side.