Hard Processor System Booting User Guide: Agilex™ 5 SoCs
ID
813762
Date
12/20/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Introduction
2. FPGA Configuration First Mode
3. HPS Boot First Mode
4. Creating the Configuration Files
5. HPS Boot Flows
6. Configuring the FPGA Fabric from HPS Software
7. Debugging the Agilex™ 5 SoC FPGA Boot Flow
8. Document Revision History for the Hard Processor System Booting User Guide: Agilex™ 5 SoCs
4.1. Overview
4.2. Quartus® Prime Hardware Project Compilation
4.3. Bootloader Software Compilation
4.4. Programming File Generator
4.5. Configuration over JTAG
4.6. Configuration from QSPI
4.7. Configuration over AVST
4.8. Configuration via Protocol
4.9. Remote System Update
4.10. Partial Reconfiguration
4.11. Preserving SDRAM Content across HPS Resets for Agilex™ 5 Devices
1. Introduction
Updated for: |
---|
Intel® Quartus® Prime Design Suite 24.3 |
This user guide describes the Agilex™ 5 SoC FPGA boot flow, boot sources, and how to generate a bitstream required for successful booting of the device. The details provided in this boot user guide include:
- The typical boot flows and boot stages of the Agilex™ 5 SoC FPGA.
- The supported system layout for different hard processor system (HPS) boot modes.
- How to use Quartus® Prime Pro Edition to generate the configuration bitstream.