GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 813754
Date 1/24/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.14.2. VIRTIO PCI Configuration Access Completion Interface

Table 79.  VIRTIO PCI* Configuration Access Completion Interfacen = 0 or 1, p0 = port 0, and p1 = port 1
Note: Port 1 is only available in D-Series FPGAs
EP = Endpoint, RP = Root Port, BP = TLP Bypass
Signal Name Direction Port Mode Clock Domain Description
p<n>_app_ss_virtio_pcicfgcmpl_tvalid Input EP p<n>_axi_lite_clk

When asserted, indicates a VIRTIO PCI* Configuration Access Completion to be returned to the Host. The signal is valid for one clock cycle.

p<n>_app_ss_virtio_pcicfgcmpl_tdata[31:0] Input EP p<n>_axi_lite_clk

Provides the completion data value.