Triple-Speed Ethernet IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813669
Date 8/04/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.1.11.1. Deterministic Latency Clock Signals

Table 93.  Deterministic Latency Clock Signals
Name I/O Width Description
i_dl_sampling_clk I 1 Sampling clock for deterministic latency logic. The default frequency value is 228.571429 MHz.
pcs_phase_measure_clk I 1 Sampling clock to measure the latency through the PCS FIFO buffer. The recommended frequency is 62.745098 MHz (GTS variant) and 125.49 MHz (LVDS variant).