Low Latency Ethernet 10G MAC IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813663
Date 9/01/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7.4. Recommended Signals for Signal Tap

Table 49.  Recommended Signals for Signal Tap
Type Signals Name
Top Level Signals

../intel_eth_em10g32: intel_eth_em10g32_0|

Clock:
  • tx_312_5_clk
  • rx_312_5_clk
  • tx_156_25_clk
  • rx_156_25_clk
  • rx_rst_n
  • csr_clk
Reset:
  • tx_rst_n
  • rx_rst_n
  • csr_rst_n
CSR:
  • csr_*
Datapath:
  • avalon_st_tx_*
  • avalon_st_rx_*
  • xgmii_tx_*
  • xgmii_rx_*
  • gmii_tx_*
  • gmii_rx_*
  • mii_tx_*
  • mii_rx_*
Status:
  • link_fault_status_xgmii_rx_data
  • speed_sel
Internal Adapter Signals (with adapters enabled)
  • ../ intel_eth_em10g32: intel_eth_em10g32_0 |altera_eth_avalon_st_adapter:st_adpt.avalon_st_adpt_inst| altera_dc_fifo: tx_156_to_312|in_*, out_*
  • ../intel_eth_em10g32: intel_eth_em10g32_0|altera_eth_avalon_st_adapter:st_adpt.avalon_st_adpt_inst| altera_dc_fifo: rx_312_to_156|in_*, out_*
  • ../ intel_eth_em10g32: intel_eth_em10g32_0|altera_eth_avalon_mm_adapter:csr_adpt.avalon_mm_adapter|sl_*, ms_*
  • ../ intel_eth_em10g32: intel_eth_em10g32_0|alt_em10g_32_64_xgmii_conversion: xgmii_adpt.xgmii_conv_inst|xgmii_rx, xgmii_rx_data_out, xgmii_rx_control_out, xgmii_tx,xgmii_tx_control_in,xgmii_tx_data_in