SEU Mitigation User Guide: Agilex™ 5 FPGAs and SoCs

ID 813649
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.1.1. Advanced SEU Detection IP Parameter Settings

Table 16.   Advanced SEU Detection IP Parameter Settings
Parameters Value Default Value Description
Use on-chip sensitivity processing
  • On
  • Off
On Select to use external memory interface to access sensitivity data and perform SEU location look-up by the IP.
Largest ASD region ID used 1 to 32 1

Specifies the largest ASD region ID used in the design.

This option is available if you turn on Use on-chip sensitivity processing.

The maximum number of region IDs classifications you can use in a design is 165.

Sensitivity data start address 0x0 0x0

Specifies a constant offset to add to all addresses generated by the external memory interface.

This option is available if you turn on Use on-chip sensitivity processing.

Show raw SEU error message
  • On
  • Off
Off

Select to show raw SEU error message.

This option is available if you turn on Use on-chip sensitivity processing.

SEU error fifo depth
  • 2
  • 4
  • 8
  • 16
  • 32
  • 64
4

Specifies the number of SEU errors to store.

Enable generic SDM error handling
  • On
  • Off
Off

Select to enable generic SDM error handling.

Use with Fault Injection Debugger Tool
  • On
  • Off
Off

Turn on to use the IP with the Fault Injection Debugger tool.

Export SEU_Error
  • On
  • Off
Off

Select to export SEU_ERROR as IP output signal, assert when SEU_ERROR detected.

5 Number of region ID in-use is limited by the region mask specified in the .smh.