External Memory Interfaces Agilex™ 7 M-Series FPGA IP Design Example User Guide
Visible to Intel only — GUID: yle1660068139239
Ixiasoft
Visible to Intel only — GUID: yle1660068139239
Ixiasoft
2. Design Example Quick Start Guide for External Memory Interfaces Agilex™ 7 M-Series FPGA IP
The Example Designs tab in the EMIF IP parameter editor allows you to set a variety of parameters to generate the synthesis and simulation design example file sets which you can use to validate your EMIF IP.
You can generate a design example that matches the Altera FPGA development kit, or for any EMIF IP that you generate. You can use the design example to assist your evaluation, or as a starting point for your own system.
Section Content
Creating an EMIF Project
Generating and Configuring the EMIF IP
Parameterizing the External Memory Interface for HPS IP
Configuring DQ Pin Swizzling
Generating the Synthesizable EMIF Design Example
Generating the EMIF Design Example for Simulation
Pin Placement for Agilex 7 M-Series EMIF IP
Compiling the Agilex 7 M-Series EMIF Design Example
Using the EMIF Design Example with the Test Engine IP
Generating the EMIF Design Example with the Performance Monitor