External Memory Interfaces Agilex™ 7 M-Series FPGA IP User Guide

ID 772538
Date 3/18/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.5. IP Interfaces for External Memory Interfaces (EMIF) IP - LPDDR5

The interfaces in the External Memory Interfaces (EMIF) IP - LPDDR5 each have signals that can be connected in Platform Designer. The following table lists the interfaces and corresponding interface types.

Table 99.  Interfaces for External Memory Interfaces (EMIF) IP - LPDDR5
Interface Name Interface Type Description
mem_0 conduit Interface to the memory (channel 0), including all CA pins, DQ pins, and DQS pins.
mem_ck_0 conduit Clock pin to the memory (channel 0).
mem_1 conduit Interface to the memory (channel 1), including all CA pins, DQ pins, and DQS pins.
mem_ck_1 conduit Clock pin to the memory (channel 1).
mem_reset_n conduit Reset pin to the memory. Must always be placed along with channel 0, but shared for entire interface (all channels within one EMIF).
oct_0 conduit On-Chip Termination (OCT) interface, representing RZQ pin (channel 0).
oct_1 conduit On-Chip Termination (OCT) interface, representing RZQ pin (channel 1).
ref_clk clock Reference clock used by the EMIF PLL.