External Memory Interfaces Agilex™ 7 M-Series FPGA IP User Guide

ID 772538
Date 3/18/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.1.4. core_init_n for External Memory Interfaces (EMIF) IP - DDR4 Component

An input to indicate that core configuration is complete.

Table 26.  Interface: core_init_nInterface type: reset
Port Name Direction Description
core_init_n Input Core init signal going into EMIF. Used to generate the reset signal on the core-EMIF interface in fabric modes. When high, indicates core initialization is complete.