Intel Agilex® 7 General-Purpose I/O User Guide: M-Series
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: cjp1658139846276
Ixiasoft
Visible to Intel only — GUID: cjp1658139846276
Ixiasoft
2.2.1. Supported I/O Standards for GPIO-B Banks
The True Differential Signaling I/O standard is compatible with the LVDS, RSDS, Mini-LVDS, and LVPECL standards at a lower signal swing.
- For 1.05 V, 1.1 V, and 1.2 V VCCIO_PIO, the maximum input voltage is 1.177 V
- For 1.3 V VCCIO_PIO bank, the maximum input voltage depends on the termination:
- On-chip differential termination (RD OCT) enabled—maximum input voltage is 1.602 V
- On-board differential termination with RD OCT disabled—maximum input voltage is 1.427 V with VICM capped at 1.2 V
By default, the Intel® Quartus® Prime software assigns 1.2 V to the VCCIO_PIO pin in unused I/O sub-banks.
I/O Standard | VCCIO_PIO (V) | VCCPT (V) | JEDEC Standard | |
---|---|---|---|---|
Input | Output | |||
1.3 V LVCMOS | 1.3 | 1.3 | 1.8 | — |
1.2 V LVCMOS | 1.2 | 1.2 | 1.8 | JESD8-12A.01 |
1.1 V LVCMOS | 1.1 | 1.1 | 1.8 | — |
1.05 V LVCMOS | 1.05 | 1.05 | 1.8 | — |
SSTL-12 1 | 1.2 | 1.2 | 1.8 | JESD79-4B |
HSTL-12 1 | 1.2 | 1.2 | 1.8 | JESD-16A |
HSUL-12 1 | 1.2 | 1.2 | 1.8 | JESD209-3C |
POD12 1 | 1.2 | 1.2 | 1.8 | JESD79-4B |
POD11 1 | 1.1 | 1.1 | 1.8 | JESD79-5 |
LVSTL11 | 1.1 | 1.1 | 1.8 | JESD209-4C |
LVSTL105 | 1.05 | 1.05 | 1.8 | JESD209-5 |
LVSTL700 2 | 1.05/1.1 | 1.05/1.1 | 1.8 | JESD209-4-1 JESD209-5 |
Differential SSTL-12 1 3 | 1.2 | 1.2 | 1.8 | JESD79-4B |
Differential HSTL-12 1 3 | 1.2 | 1.2 | 1.8 | JESD8-16A |
Differential HSUL-12 1 3 | 1.2 | 1.2 | 1.8 | JESD209-3C |
Differential POD-12 1 3 | 1.2 | 1.2 | 1.8 | JESD79-4B |
Differential POD11 1 3 | 1.1 | 1.1 | 1.8 | JESD79-5 |
Differential LVSTL11 3 | 1.1 | 1.1 | 1.8 | JESD209-4C |
Differential LVSTL105 3 | 1.05 | 1.05 | 1.8 | JESD209-5 |
Differential LVSTL700 2 3 | 1.05/1.1 | 1.05/1.1 | 1.8 | JESD209-4-1 JESD209-5 |
SLVS-400 2 | 1.1/1.2 | 1.1/1.2 | 1.8 | JESD8-13 |
True Differential Signaling 1 | 1.05/1.1/1.2/1.3 | 1.3 | 1.8 | — |