1. Agilex™ 7 M-Series LVDS SERDES Overview
2. Agilex™ 7 M-Series LVDS SERDES Architecture
3. Agilex™ 7 M-Series LVDS SERDES Transmitter
4. Agilex™ 7 M-Series LVDS SERDES Receiver
5. Agilex™ 7 M-Series High-Speed LVDS I/O Implementation Guide
6. Agilex™ 7 M-Series LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Agilex™ 7 M-Series LVDS SERDES Design Guidelines
9. Agilex™ 7 M-Series LVDS SERDES Troubleshooting Guidelines
10. Documentation Related to the Agilex™ 7 LVDS SERDES User Guide: M-Series
11. Document Revision History for the Agilex™ 7 LVDS SERDES User Guide: M-Series
5.1.6.1. LVDS SERDES Intel® FPGA IP General Settings
5.1.6.2. LVDS SERDES Intel® FPGA IP Pin Settings
5.1.6.3. LVDS SERDES Intel® FPGA IP PLL Settings
5.1.6.4. LVDS SERDES Intel® FPGA IP Receiver Settings
5.1.6.5. LVDS SERDES Intel® FPGA IP Transmitter Settings
5.1.6.6. LVDS SERDES Intel® FPGA IP Clock Resource Summary
8.1. Use PLLs in Integer PLL Mode for LVDS SERDES
8.2. Use High-Speed Clock from PLL to Clock SERDES Only
8.3. Pin Placement for Differential Channels
8.4. SERDES Pin Pairs for Soft-CDR Mode
8.5. Placing LVDS SERDES Transmitters and Receivers in the Same GPIO-B Sub-Bank with External PLL
8.6. Sharing LVDS SERDES I/O Lane with Other Intel® FPGA IPs
8.7. VCCIO_PIO Power Scheme for LVDS SERDES
5.1.6.1. LVDS SERDES Intel® FPGA IP General Settings
Parameter | Value | Description |
---|---|---|
Number of RX channels |
|
Specifies the number of receiver channels in the interface. Default is 1. Place the refclk pin on the same I/O bank as the receiver. |
Number of TX channels | 0 to 47 | Specifies the number of transmitter channels in the interface. |
RX functional mode |
|
Specifies the functional mode of the receiver interface. Default is RX Non-DPA. These options are not available if Number of RX channels is 0. |
Data rate |
|
Specifies the data rate (in Mbps) of a single serial channel. Default is 800.0. |
SERDES factor |
|
Select the rate of serialization and deserialization for the LVDS SERDES interface. Default is 4.
Note: Serialization factor of 8 is available only in M-Series FPGAs production devices.
|
I/O Standard |
|
Select the I/O standard of the LVDS SERDES interface. |