F-Tile 25G Ethernet Intel® FPGA IP Design Example User Guide
ID
750200
Date
1/24/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Quick Start Guide
2. F-Tile 25G Ethernet Single-Channel Design Example
3. F-Tile 25G Ethernet Single Channel Design Example with Dynamic Reconfiguration
4. F-Tile 25G Ethernet Intel FPGA IP Design Example User Guide Archives
5. Document Revision History for F-Tile 25G Ethernet Intel® FPGA IP Design Example User Guide
1.1. Directory Structure
1.2. Generating the Design Example
1.3. Generating Tile Files
1.4. Simulating the F-Tile 25G Ethernet Intel® FPGA IP Design Example Testbench
1.5. Compiling and Configuring the Design Example in Hardware
1.6. Testing the F-Tile 25G Ethernet Intel® FPGA IP Hardware Design Example
2.5. Compilation
Follow the procedure in Compiling and Configuring the Design Example in Hardware to compile and configure the design example in the selected hardware.
You can estimate resource utilization and Fmax using the compilation of the project inside the hardware_test_design folder.. You can compile your design using the Start Compilation command on the Processing menu in the Quartus® Prime Pro Edition software. A successful compilation generates the compilation report summary.
For more information, refer to Design Compilation in the Quartus® Prime Pro Edition User Guide.